2 * Copyright (c) 2000-2006 Apple Computer, Inc. All rights reserved.
4 * @APPLE_OSREFERENCE_LICENSE_HEADER_START@
6 * This file contains Original Code and/or Modifications of Original Code
7 * as defined in and that are subject to the Apple Public Source License
8 * Version 2.0 (the 'License'). You may not use this file except in
9 * compliance with the License. The rights granted to you under the License
10 * may not be used to create, or enable the creation or redistribution of,
11 * unlawful or unlicensed copies of an Apple operating system, or to
12 * circumvent, violate, or enable the circumvention or violation of, any
13 * terms of an Apple operating system software license agreement.
15 * Please obtain a copy of the License at
16 * http://www.opensource.apple.com/apsl/ and read it before using this file.
18 * The Original Code and all software distributed under the License are
19 * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
20 * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
21 * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
23 * Please see the License for the specific language governing rights and
24 * limitations under the License.
26 * @APPLE_OSREFERENCE_LICENSE_HEADER_END@
31 * Polled-mode 16x50 UART driver.
34 #include <machine/machine_routines.h>
35 #include <pexpert/protos.h>
36 #include <pexpert/pexpert.h>
38 struct pe_serial_functions
{
39 void (*uart_init
) (void);
40 void (*uart_set_baud_rate
) (int unit
, uint32_t baud_rate
);
47 static struct pe_serial_functions
*gPESF
;
49 static int uart_initted
= 0; /* 1 if init'ed */
51 static unsigned int legacy_uart_enabled
= 0; /* 1 Legacy IO based UART is supported on platform */
53 static boolean_t lpss_uart_supported
= 0; /* 1 if LPSS UART is supported on platform */
54 static unsigned int lpss_uart_enabled
= 0; /* 1 if it is LPSS UART is in D0 state */
55 static void lpss_uart_re_init (void);
57 static boolean_t pcie_uart_enabled
= 0; /* 1 if PCIe UART is supported on platform */
59 #define DEFAULT_UART_BAUD_RATE 115200
61 static unsigned uart_baud_rate
= DEFAULT_UART_BAUD_RATE
;
63 // =============================================================================
64 // Legacy UART support using IO transactions to COM1 or COM2
65 // =============================================================================
67 #define LEGACY_UART_PORT_ADDR COM1_PORT_ADDR
68 #define LEGACY_UART_CLOCK 1843200 /* 1.8432 MHz clock */
70 #define IO_WRITE(r, v) outb(LEGACY_UART_PORT_ADDR + UART_##r, v)
71 #define IO_READ(r) inb(LEGACY_UART_PORT_ADDR + UART_##r)
74 COM1_PORT_ADDR
= 0x3f8,
75 COM2_PORT_ADDR
= 0x2f8
79 UART_RBR
= 0, /* receive buffer Register (R) */
80 UART_THR
= 0, /* transmit holding register (W) */
81 UART_DLL
= 0, /* DLAB = 1, divisor latch (LSB) */
82 UART_IER
= 1, /* interrupt enable register */
83 UART_DLM
= 1, /* DLAB = 1, divisor latch (MSB) */
84 UART_IIR
= 2, /* interrupt ident register (R) */
85 UART_FCR
= 2, /* fifo control register (W) */
86 UART_LCR
= 3, /* line control register */
87 UART_MCR
= 4, /* modem control register */
88 UART_LSR
= 5, /* line status register */
89 UART_MSR
= 6, /* modem status register */
90 UART_SCR
= 7 /* scratch register */
94 UART_LCR_8BITS
= 0x03,
101 UART_MCR_OUT1
= 0x04,
102 UART_MCR_OUT2
= 0x08,
115 UART_CLK_125M_1
= 0x60002,
116 UART_CLK_125M_2
= 0x80060003,
120 legacy_uart_probe( void )
122 /* Verify that the Scratch Register is accessible */
124 IO_WRITE( SCR
, 0x5a );
125 if (IO_READ(SCR
) != 0x5a) return 0;
126 IO_WRITE( SCR
, 0xa5 );
127 if (IO_READ(SCR
) != 0xa5) return 0;
132 legacy_uart_set_baud_rate( __unused
int unit
, uint32_t baud_rate
)
134 const unsigned char lcr
= IO_READ( LCR
);
137 if (baud_rate
== 0) baud_rate
= 9600;
138 div
= LEGACY_UART_CLOCK
/ 16 / baud_rate
;
139 IO_WRITE( LCR
, lcr
| UART_LCR_DLAB
);
140 IO_WRITE( DLM
, (unsigned char)(div
>> 8) );
141 IO_WRITE( DLL
, (unsigned char) div
);
142 IO_WRITE( LCR
, lcr
& ~UART_LCR_DLAB
);
146 legacy_uart_tr0( void )
148 return (IO_READ(LSR
) & UART_LSR_THRE
);
152 legacy_uart_td0( int c
)
158 legacy_uart_init( void )
160 /* Disable hardware interrupts */
165 /* Disable FIFO's for 16550 devices */
169 /* Set for 8-bit, no parity, DLAB bit cleared */
171 IO_WRITE( LCR
, UART_LCR_8BITS
);
175 gPESF
->uart_set_baud_rate ( 0, uart_baud_rate
);
177 /* Assert DTR# and RTS# lines (OUT2?) */
179 IO_WRITE( MCR
, UART_MCR_DTR
| UART_MCR_RTS
);
181 /* Clear any garbage in the input buffer */
189 legacy_uart_rr0( void )
193 lsr
= IO_READ( LSR
);
195 if ( lsr
& (UART_LSR_FE
| UART_LSR_PE
| UART_LSR_OE
) )
197 IO_READ( RBR
); /* discard */
201 return (lsr
& UART_LSR_DR
);
205 legacy_uart_rd0( void )
207 return IO_READ( RBR
);
210 static struct pe_serial_functions legacy_uart_serial_functions
= {
211 .uart_init
= legacy_uart_init
,
212 .uart_set_baud_rate
= legacy_uart_set_baud_rate
,
213 .tr0
= legacy_uart_tr0
,
214 .td0
= legacy_uart_td0
,
215 .rr0
= legacy_uart_rr0
,
216 .rd0
= legacy_uart_rd0
219 // =============================================================================
220 // MMIO UART (using PCH LPSS UART2)
221 // =============================================================================
223 #define MMIO_UART2_BASE_LEGACY 0xFE034000 /* Legacy MMIO Config space */
224 #define MMIO_UART2_BASE 0xFE036000 /* MMIO Config space */
225 #define PCI_UART2 0xFE037000 /* PCI Config Space */
227 #define MMIO_WRITE(r, v) ml_phys_write_word(mmio_uart_base + MMIO_UART_##r, v)
228 #define MMIO_READ(r) ml_phys_read_word(mmio_uart_base + MMIO_UART_##r)
231 MMIO_UART_RBR
= 0x0, /* receive buffer Register (R) */
232 MMIO_UART_THR
= 0x0, /* transmit holding register (W) */
233 MMIO_UART_DLL
= 0x0, /* DLAB = 1, divisor latch (LSB) */
234 MMIO_UART_IER
= 0x4, /* interrupt enable register */
235 MMIO_UART_DLM
= 0x4, /* DLAB = 1, divisor latch (MSB) */
236 MMIO_UART_FCR
= 0x8, /* fifo control register (W) */
237 MMIO_UART_LCR
= 0xc, /* line control register */
238 MMIO_UART_MCR
= 0x10, /* modem control register */
239 MMIO_UART_LSR
= 0x14, /* line status register */
240 MMIO_UART_SCR
= 0x1c, /* scratch register */
241 MMIO_UART_CLK
= 0x200, /* clocks register */
242 MMIO_UART_RST
= 0x204 /* Reset register */
245 static vm_offset_t mmio_uart_base
= 0;
248 mmio_uart_present( void )
250 MMIO_WRITE( SCR
, 0x5a );
251 if (MMIO_READ(SCR
) != 0x5a) return 0;
252 MMIO_WRITE( SCR
, 0xa5 );
253 if (MMIO_READ(SCR
) != 0xa5) return 0;
258 mmio_uart_probe( void )
260 unsigned new_mmio_uart_base
= 0;
262 // if specified, mmio_uart overrides all probing
263 if (PE_parse_boot_argn("mmio_uart", &new_mmio_uart_base
, sizeof (new_mmio_uart_base
)))
265 // mmio_uart=0 will disable mmio_uart support
266 if (new_mmio_uart_base
== 0) {
270 mmio_uart_base
= new_mmio_uart_base
;
274 // probe the two possible MMIO_UART2 addresses
275 mmio_uart_base
= MMIO_UART2_BASE
;
276 if (mmio_uart_present()) {
280 mmio_uart_base
= MMIO_UART2_BASE_LEGACY
;
281 if (mmio_uart_present()) {
285 // no mmio uart found
290 mmio_uart_set_baud_rate( __unused
int unit
, __unused
uint32_t baud_rate
)
292 const unsigned char lcr
= MMIO_READ( LCR
);
295 if (baud_rate
== 0) baud_rate
= 9600;
296 div
= LEGACY_UART_CLOCK
/ 16 / baud_rate
;
298 MMIO_WRITE( LCR
, lcr
| UART_LCR_DLAB
);
299 MMIO_WRITE( DLM
, (unsigned char)(div
>> 8) );
300 MMIO_WRITE( DLL
, (unsigned char) div
);
301 MMIO_WRITE( LCR
, lcr
& ~UART_LCR_DLAB
);
305 mmio_uart_tr0( void )
307 return (MMIO_READ(LSR
) & UART_LSR_THRE
);
311 mmio_uart_td0( int c
)
313 MMIO_WRITE( THR
, c
);
317 mmio_uart_init( void )
319 /* Disable hardware interrupts */
321 MMIO_WRITE( MCR
, 0 );
322 MMIO_WRITE( IER
, 0 );
324 /* Disable FIFO's for 16550 devices */
326 MMIO_WRITE( FCR
, 0 );
328 /* Set for 8-bit, no parity, DLAB bit cleared */
330 MMIO_WRITE( LCR
, UART_LCR_8BITS
);
332 /* Leave baud rate as set by firmware unless serialbaud boot-arg overrides */
334 if (uart_baud_rate
!= DEFAULT_UART_BAUD_RATE
)
336 gPESF
->uart_set_baud_rate ( 0, uart_baud_rate
);
339 /* Assert DTR# and RTS# lines (OUT2?) */
341 MMIO_WRITE( MCR
, UART_MCR_DTR
| UART_MCR_RTS
);
343 /* Clear any garbage in the input buffer */
351 mmio_uart_rr0( void )
355 lsr
= MMIO_READ( LSR
);
357 if ( lsr
& (UART_LSR_FE
| UART_LSR_PE
| UART_LSR_OE
) )
359 MMIO_READ( RBR
); /* discard */
363 return (lsr
& UART_LSR_DR
);
366 void lpss_uart_enable( boolean_t on_off
)
368 unsigned int pmcs_reg
;
370 if (!lpss_uart_supported
) {
374 pmcs_reg
= ml_phys_read_byte (PCI_UART2
+ 0x84);
375 if (on_off
== FALSE
) {
377 lpss_uart_enabled
= 0;
382 ml_phys_write_byte (PCI_UART2
+ 0x84, pmcs_reg
);
383 pmcs_reg
= ml_phys_read_byte (PCI_UART2
+ 0x84);
385 if (on_off
== TRUE
) {
387 lpss_uart_enabled
= 1;
391 static void lpss_uart_re_init( void )
393 uint32_t register_read
;
395 MMIO_WRITE (RST
, 0x7); /* LPSS UART2 controller out ot reset */
396 register_read
= MMIO_READ (RST
);
398 MMIO_WRITE (LCR
, UART_LCR_DLAB
); /* Set DLAB bit to enable reading/writing of DLL, DLH */
399 register_read
= MMIO_READ (LCR
);
401 MMIO_WRITE (DLL
, 1); /* Divisor Latch Low Register */
402 register_read
= MMIO_READ (DLL
);
404 MMIO_WRITE (DLM
, 0); /* Divisor Latch High Register */
405 register_read
= MMIO_READ (DLM
);
407 MMIO_WRITE (FCR
, 1); /* Enable FIFO */
408 register_read
= MMIO_READ (FCR
);
410 MMIO_WRITE (LCR
, UART_LCR_8BITS
); /* Set 8 bits, clear DLAB */
411 register_read
= MMIO_READ (LCR
);
413 MMIO_WRITE (MCR
, UART_MCR_RTS
); /* Request to send */
414 register_read
= MMIO_READ (MCR
);
416 MMIO_WRITE (CLK
, UART_CLK_125M_1
); /* 1.25M Clock speed */
417 register_read
= MMIO_READ (CLK
);
419 MMIO_WRITE (CLK
, UART_CLK_125M_2
); /* 1.25M Clock speed */
420 register_read
= MMIO_READ (CLK
);
424 mmio_uart_rd0( void )
426 return MMIO_READ( RBR
);
429 static struct pe_serial_functions mmio_uart_serial_functions
= {
430 .uart_init
= mmio_uart_init
,
431 .uart_set_baud_rate
= mmio_uart_set_baud_rate
,
432 .tr0
= mmio_uart_tr0
,
433 .td0
= mmio_uart_td0
,
434 .rr0
= mmio_uart_rr0
,
438 // =============================================================================
440 // =============================================================================
442 #define PCIE_MMIO_UART_BASE 0xFE410000
444 #define PCIE_MMIO_WRITE(r, v) ml_phys_write_byte(pcie_mmio_uart_base + PCIE_MMIO_UART_##r, v)
445 #define PCIE_MMIO_READ(r) ml_phys_read_byte(pcie_mmio_uart_base + PCIE_MMIO_UART_##r)
448 PCIE_MMIO_UART_RBR
= 0x0, /* receive buffer Register (R) */
449 PCIE_MMIO_UART_THR
= 0x0, /* transmit holding register (W) */
450 PCIE_MMIO_UART_IER
= 0x1, /* interrupt enable register */
451 PCIE_MMIO_UART_FCR
= 0x2, /* fifo control register (W) */
452 PCIE_MMIO_UART_LCR
= 0x4, /* line control register */
453 PCIE_MMIO_UART_MCR
= 0x4, /* modem control register */
454 PCIE_MMIO_UART_LSR
= 0x5, /* line status register */
455 PCIE_MMIO_UART_DLL
= 0x8, /* DLAB = 1, divisor latch (LSB) */
456 PCIE_MMIO_UART_DLM
= 0x9, /* DLAB = 1, divisor latch (MSB) */
457 PCIE_MMIO_UART_SCR
= 0x30, /* scratch register */
460 static vm_offset_t pcie_mmio_uart_base
= 0;
463 pcie_mmio_uart_present( void )
466 PCIE_MMIO_WRITE( SCR
, 0x5a );
467 if (PCIE_MMIO_READ(SCR
) != 0x5a) return 0;
468 PCIE_MMIO_WRITE( SCR
, 0xa5 );
469 if (PCIE_MMIO_READ(SCR
) != 0xa5) return 0;
475 pcie_mmio_uart_probe( void )
477 unsigned new_pcie_mmio_uart_base
= 0;
479 // if specified, pcie_mmio_uart overrides all probing
480 if (PE_parse_boot_argn("pcie_mmio_uart", &new_pcie_mmio_uart_base
, sizeof (new_pcie_mmio_uart_base
)))
482 // pcie_mmio_uart=0 will disable pcie_mmio_uart support
483 if (new_pcie_mmio_uart_base
== 0) {
486 pcie_mmio_uart_base
= new_pcie_mmio_uart_base
;
490 pcie_mmio_uart_base
= PCIE_MMIO_UART_BASE
;
491 if (pcie_mmio_uart_present()) {
495 // no pcie_mmio uart found
500 pcie_mmio_uart_set_baud_rate( __unused
int unit
, __unused
uint32_t baud_rate
)
502 const unsigned char lcr
= PCIE_MMIO_READ( LCR
);
505 if (baud_rate
== 0) baud_rate
= 9600;
506 div
= LEGACY_UART_CLOCK
/ 16 / baud_rate
;
508 PCIE_MMIO_WRITE( LCR
, lcr
| UART_LCR_DLAB
);
509 PCIE_MMIO_WRITE( DLM
, (unsigned char)(div
>> 8) );
510 PCIE_MMIO_WRITE( DLL
, (unsigned char) div
);
511 PCIE_MMIO_WRITE( LCR
, lcr
& ~UART_LCR_DLAB
);
515 pcie_mmio_uart_tr0( void )
517 return (PCIE_MMIO_READ(LSR
) & UART_LSR_THRE
);
521 pcie_mmio_uart_td0( int c
)
523 PCIE_MMIO_WRITE( THR
, c
);
527 pcie_mmio_uart_init( void )
533 pcie_mmio_uart_rr0( void )
537 lsr
= PCIE_MMIO_READ( LSR
);
539 if ( lsr
& (UART_LSR_FE
| UART_LSR_PE
| UART_LSR_OE
) )
541 PCIE_MMIO_READ( RBR
); /* discard */
545 return (lsr
& UART_LSR_DR
);
549 pcie_mmio_uart_rd0( void )
551 return PCIE_MMIO_READ( RBR
);
554 static struct pe_serial_functions pcie_mmio_uart_serial_functions
= {
555 .uart_init
= pcie_mmio_uart_init
,
556 .uart_set_baud_rate
= pcie_mmio_uart_set_baud_rate
,
557 .tr0
= pcie_mmio_uart_tr0
,
558 .td0
= pcie_mmio_uart_td0
,
559 .rr0
= pcie_mmio_uart_rr0
,
560 .rd0
= pcie_mmio_uart_rd0
563 // =============================================================================
564 // Generic serial support below
565 // =============================================================================
570 unsigned new_uart_baud_rate
= 0;
572 if (PE_parse_boot_argn("serialbaud", &new_uart_baud_rate
, sizeof (new_uart_baud_rate
)))
575 if (!((LEGACY_UART_CLOCK
/ 16) % new_uart_baud_rate
)) {
576 uart_baud_rate
= new_uart_baud_rate
;
580 if ( mmio_uart_probe() )
582 gPESF
= &mmio_uart_serial_functions
;
584 lpss_uart_supported
= 1;
585 lpss_uart_enabled
= 1;
588 else if ( legacy_uart_probe() )
590 gPESF
= &legacy_uart_serial_functions
;
592 legacy_uart_enabled
= 1;
595 else if ( pcie_mmio_uart_probe() )
597 gPESF
= &pcie_mmio_uart_serial_functions
;
599 pcie_uart_enabled
= 1;
612 if (uart_initted
&& (legacy_uart_enabled
|| lpss_uart_enabled
|| pcie_uart_enabled
)) {
613 while (!gPESF
->tr0()); /* Wait until THR is empty. */
621 if (uart_initted
&& (legacy_uart_enabled
|| lpss_uart_enabled
|| pcie_uart_enabled
)) {
630 serial_putc( char c
)