2 * Copyright (c) 2019 Apple Inc. All rights reserved.
4 * @APPLE_OSREFERENCE_LICENSE_HEADER_START@
6 * This file contains Original Code and/or Modifications of Original Code
7 * as defined in and that are subject to the Apple Public Source License
8 * Version 2.0 (the 'License'). You may not use this file except in
9 * compliance with the License. The rights granted to you under the License
10 * may not be used to create, or enable the creation or redistribution of,
11 * unlawful or unlicensed copies of an Apple operating system, or to
12 * circumvent, violate, or enable the circumvention or violation of, any
13 * terms of an Apple operating system software license agreement.
15 * Please obtain a copy of the License at
16 * http://www.opensource.apple.com/apsl/ and read it before using this file.
18 * The Original Code and all software distributed under the License are
19 * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
20 * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
21 * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
23 * Please see the License for the specific language governing rights and
24 * limitations under the License.
26 * @APPLE_OSREFERENCE_LICENSE_HEADER_END@
29 * ARM64-specific functions required to support hibernation exit.
32 #include <mach/mach_types.h>
33 #include <kern/misc_protos.h>
34 #include <IOKit/IOHibernatePrivate.h>
35 #include <machine/pal_hibernate.h>
36 #include <pexpert/arm/dockchannel.h>
38 #include <arm/cpu_data_internal.h>
39 #include <arm/cpu_internal.h>
40 #include <libkern/section_keywords.h>
43 pal_hib_tramp_result_t gHibTramp
;
44 pal_hib_globals_t gHibernateGlobals MARK_AS_HIBERNATE_DATA_CONST_LATE
;
46 // as a workaround for <rdar://problem/70121432> References between different compile units in xnu shouldn't go through GOT
47 // all of the extern symbols that we refer to in this file have to be declared with hidden visibility
48 extern IOHibernateImageHeader
*gIOHibernateCurrentHeader
__attribute__((visibility("hidden")));
49 extern const uint32_t ccsha256_initial_state
[8] __attribute__((visibility("hidden")));
50 extern void AccelerateCrypto_SHA256_compress(ccdigest_state_t state
, size_t numBlocks
, const void *data
) __attribute__((visibility("hidden")));
51 extern void ccdigest_final_64be(const struct ccdigest_info
*di
, ccdigest_ctx_t
, unsigned char *digest
) __attribute__((visibility("hidden")));
52 extern struct pmap_cpu_data_array_entry pmap_cpu_data_array
[MAX_CPUS
] __attribute__((visibility("hidden")));
53 extern bool hib_entry_pmap_lockdown
__attribute__((visibility("hidden")));
56 hibernate_restore_phys_page(uint64_t src
, uint64_t dst
, uint32_t len
, __unused
uint32_t procFlags
)
58 void *d
= (void*)pal_hib_map(DEST_COPY_AREA
, dst
);
59 __nosan_memcpy(d
, (void*)src
, len
);
64 pal_hib_map(pal_hib_map_type_t virt
, uint64_t phys
)
71 return phys
+ gHibTramp
.memSlide
;
82 pal_hib_restore_pal_state(__unused
uint32_t *arg
)
87 pal_hib_resume_init(pal_hib_ctx_t
*ctx
, hibernate_page_list_t
*map
, uint32_t *nextFree
)
92 pal_hib_restored_page(pal_hib_ctx_t
*ctx
, pal_hib_restore_stage_t stage
, ppnum_t ppnum
)
97 pal_hib_patchup(pal_hib_ctx_t
*ctx
)
100 // DRAM pages are captured from a PPL context, so here we restore all cpu_data structures to a non-PPL context
101 for (int i
= 0; i
< MAX_CPUS
; i
++) {
102 pmap_cpu_data_array
[i
].cpu_data
.ppl_state
= PPL_STATE_KERNEL
;
103 pmap_cpu_data_array
[i
].cpu_data
.ppl_kern_saved_sp
= 0;
106 // cluster CTRR state needs to be reconfigured
107 init_ctrr_cluster_states();
109 // Calls into the pmap that could potentially modify pmap data structures
110 // during image copying were explicitly blocked on hibernation entry.
111 // Resetting this variable to false allows those calls to be made again.
112 hib_entry_pmap_lockdown
= false;
116 pal_hib_decompress_page(void *src
, void *dst
, void *scratch
, unsigned int compressedSize
)
119 if (((uint64_t)src
) & 63) {
120 // the wkdm instruction requires that our source buffer be aligned, so copy into an aligned buffer if necessary
121 __nosan_memcpy(scratch
, src
, compressedSize
);
126 HIB_ASSERT((((uint64_t)wkdmSrc
) & 63) == 0);
127 HIB_ASSERT((((uint64_t)dst
) & PAGE_MASK
) == 0);
129 uint32_t reserved
:12;
131 uint32_t reserved2
:17;
133 uint32_t reserved3
:14;
134 } result
= { .status
= ~0u };
135 __asm__
volatile ("wkdmd %0, %1" : "=r"(result
): "r"(dst
), "0"(wkdmSrc
));
136 HIB_ASSERT(result
.status
== 0);
139 // proc_reg's ARM_TTE_TABLE_NS has both NSTABLE and NS set
140 #define ARM_LPAE_NSTABLE 0x8000000000000000ULL
143 #define LAST_TABLE_LEVEL 3
144 #define PAGE_GRANULE_SHIFT 14
145 #define PAGE_GRANULE_SIZE ((size_t)1<<PAGE_GRANULE_SHIFT)
146 #define PAGE_GRANULE_MASK (PAGE_GRANULE_SIZE-1)
147 #define LEVEL_SHIFT(level) (47 - (level * 11))
149 #define PTE_EMPTY(ent) ((ent) == 0)
152 hibernate_page_list_t
*bitmap
;
154 uint64_t page_table_base
;
158 hib_bzero(volatile void *s
, size_t n
)
160 // can't use __nosan_bzero while the MMU is off, so do it manually
161 while (n
> sizeof(uint64_t)) {
162 *(volatile uint64_t *)s
= 0;
163 s
+= sizeof(uint64_t);
164 n
-= sizeof(uint64_t);
166 while (n
> sizeof(uint32_t)) {
167 *(volatile uint32_t *)s
= 0;
168 s
+= sizeof(uint32_t);
169 n
-= sizeof(uint32_t);
172 *(volatile char *)s
= 0;
179 allocate_page(map_ctx
*ctx
)
181 // pages that were unnecessary for preservation when we entered hibernation are
182 // marked as free in ctx->bitmap, so they are available for scratch usage during
183 // resume; here, we "borrow" one of these free pages to use as part of our temporary
185 ppnum_t ppnum
= hibernate_page_list_grab(ctx
->bitmap
, &ctx
->nextFree
);
186 hibernate_page_bitset(ctx
->bitmap
, FALSE
, ppnum
);
187 uint64_t result
= ptoa_64(ppnum
);
188 hib_bzero((void *)result
, PAGE_SIZE
);
193 create_map_entries(map_ctx
*ctx
, uint64_t vaddr
, uint64_t paddr
, uint64_t size
, uint64_t map_flags
)
195 // if we've set gHibTramp.memSlide, we should already be running with the MMU on;
196 // in this case, we don't permit further modification to the page table
197 HIB_ASSERT(!gHibTramp
.memSlide
);
199 int level
= TOP_LEVEL
;
200 volatile uint64_t *table_base
= (uint64_t *)ctx
->page_table_base
;
201 if (map_flags
== 0) {
202 paddr
= 0; // no physical address for none mappings
206 HIB_ASSERT(level
>= 1);
207 HIB_ASSERT(level
<= LAST_TABLE_LEVEL
);
209 size_t level_shift
= LEVEL_SHIFT(level
);
210 size_t level_entries
= PAGE_GRANULE_SIZE
/ sizeof(uint64_t);
211 size_t level_size
= 1ull << level_shift
;
212 size_t level_mask
= level_size
- 1;
213 size_t index
= (vaddr
>> level_shift
) & (level_entries
- 1);
214 // Can we make block entries here? Must be permitted at this
215 // level, have enough bytes remaining, and both virtual and
216 // physical addresses aligned to a block.
218 size
>= level_size
&&
219 ((vaddr
| paddr
) & level_mask
) == 0) {
220 // Map contiguous blocks.
221 size_t num_entries
= MIN(size
/ level_size
, level_entries
- index
);
223 uint64_t entry
= map_flags
| ((level
< LAST_TABLE_LEVEL
) ? ARM_TTE_TYPE_BLOCK
: ARM_TTE_TYPE_L3BLOCK
);
224 for (size_t i
= 0; i
< num_entries
; i
++) {
225 HIB_ASSERT(PTE_EMPTY(table_base
[index
+ i
]));
226 table_base
[index
+ i
] = entry
| paddr
;
230 // make sure all the corresponding entries are empty
231 for (size_t i
= 0; i
< num_entries
; i
++) {
232 HIB_ASSERT(PTE_EMPTY(table_base
[index
+ i
]));
235 size_t mapped
= num_entries
* level_size
;
238 // map the remaining at the top level
240 table_base
= (uint64_t *)ctx
->page_table_base
;
242 // paddr already incremented above if necessary
245 // Sub-divide into a next level table.
246 HIB_ASSERT(level
< LAST_TABLE_LEVEL
);
247 uint64_t entry
= table_base
[index
];
248 HIB_ASSERT((entry
& (ARM_TTE_VALID
| ARM_TTE_TYPE_MASK
)) != (ARM_TTE_VALID
| ARM_TTE_TYPE_BLOCK
)); // Breaking down blocks not implemented
249 uint64_t sub_base
= entry
& ARM_TTE_TABLE_MASK
;
251 sub_base
= allocate_page(ctx
);
252 HIB_ASSERT((sub_base
& PAGE_GRANULE_MASK
) == 0);
253 table_base
[index
] = sub_base
| ARM_LPAE_NSTABLE
| ARM_TTE_TYPE_TABLE
| ARM_TTE_VALID
;
255 // map into the sub table
257 table_base
= (uint64_t *)sub_base
;
263 map_range_start_end(map_ctx
*ctx
, uint64_t start
, uint64_t end
, uint64_t slide
, uint64_t flags
)
265 HIB_ASSERT(end
>= start
);
266 create_map_entries(ctx
, start
+ slide
, start
, end
- start
, flags
);
269 #define MAP_FLAGS_COMMON (ARM_PTE_AF | ARM_PTE_NS | ARM_TTE_VALID | ARM_PTE_SH(SH_OUTER_MEMORY) | ARM_PTE_ATTRINDX(CACHE_ATTRINDX_WRITEBACK))
270 #define MAP_DEVICE (ARM_PTE_AF | ARM_TTE_VALID | ARM_PTE_PNX | ARM_PTE_NX | ARM_PTE_SH(SH_NONE) | ARM_PTE_ATTRINDX(CACHE_ATTRINDX_DISABLE))
271 #define MAP_RO (MAP_FLAGS_COMMON | ARM_PTE_PNX | ARM_PTE_NX | ARM_PTE_AP(AP_RONA))
272 #define MAP_RW (MAP_FLAGS_COMMON | ARM_PTE_PNX | ARM_PTE_NX)
273 #define MAP_RX (MAP_FLAGS_COMMON | ARM_PTE_AP(AP_RONA))
276 map_register_page(map_ctx
*ctx
, vm_address_t regPage
)
278 uint64_t regBase
= trunc_page(regPage
);
280 map_range_start_end(ctx
, regBase
, regBase
+ PAGE_SIZE
, 0, MAP_DEVICE
);
285 iterate_bitmaps(const map_ctx
*ctx
, bool (^callback
)(const hibernate_bitmap_t
*bank_bitmap
))
287 hibernate_bitmap_t
*bank_bitmap
= &ctx
->bitmap
->bank_bitmap
[0];
288 for (uint32_t bank
= 0; bank
< ctx
->bitmap
->bank_count
; bank
++) {
289 if (!callback(bank_bitmap
)) {
292 bank_bitmap
= (hibernate_bitmap_t
*)&bank_bitmap
->bitmap
[bank_bitmap
->bitmapwords
];
296 // during hibernation resume, we can't use the original kernel page table (because we don't know what it was), so we instead
297 // create a temporary page table to use during hibernation resume; since the original kernel page table was part of DRAM,
298 // it will be restored by the time we're done with hibernation resume, at which point we can jump through the reset vector
299 // to reload the original page table
301 pal_hib_resume_tramp(uint32_t headerPpnum
)
303 uint64_t header_phys
= ptoa_64(headerPpnum
);
304 IOHibernateImageHeader
*header
= (IOHibernateImageHeader
*)header_phys
;
305 IOHibernateHibSegInfo
*seg_info
= &header
->hibSegInfo
;
306 uint64_t hib_text_start
= ptoa_64(header
->restore1CodePhysPage
);
308 __block map_ctx ctx
= {};
309 uint64_t map_phys
= header_phys
310 + (offsetof(IOHibernateImageHeader
, fileExtentMap
)
311 + header
->fileExtentMapSize
312 + ptoa_32(header
->restore1PageCount
)
313 + header
->previewSize
);
314 ctx
.bitmap
= (hibernate_page_list_t
*)map_phys
;
316 // find the bank describing xnu's map
317 __block
uint64_t phys_start
= 0, phys_end
= 0;
318 iterate_bitmaps(&ctx
, ^bool (const hibernate_bitmap_t
*bank_bitmap
) {
319 if ((bank_bitmap
->first_page
<= header
->restore1CodePhysPage
) &&
320 (bank_bitmap
->last_page
>= header
->restore1CodePhysPage
)) {
321 phys_start
= ptoa_64(bank_bitmap
->first_page
);
322 phys_end
= ptoa_64(bank_bitmap
->last_page
) + PAGE_SIZE
;
328 HIB_ASSERT(phys_start
!= 0);
329 HIB_ASSERT(phys_end
!= 0);
331 hib_bzero(&gHibTramp
, sizeof(gHibTramp
));
333 // During hibernation resume, we create temporary mappings that do not collide with where any of the kernel mappings were originally.
334 // Technically, non-collision isn't a requirement, but doing this means that if some code accidentally jumps to a VA in the original
335 // kernel map, it won't be present in our temporary map and we'll get an exception when jumping to an unmapped address.
336 // The base address of our temporary mappings is adjusted by a random amount as a "poor-man's ASLR". We don’t have a good source of random
337 // numbers in this context, so we just use some of the bits from one of imageHeaderHMMAC, which should be random enough.
338 uint16_t rand
= (uint16_t)(((header
->imageHeaderHMAC
[0]) << 8) | header
->imageHeaderHMAC
[1]);
339 uint64_t mem_slide
= gHibernateGlobals
.kernelSlide
- (phys_end
- phys_start
) * 4 - rand
* 256 * PAGE_SIZE
;
341 // make sure we don't clobber any of the pages we need for restore
342 hibernate_reserve_restore_pages(header_phys
, header
, ctx
.bitmap
);
345 hibernate_page_list_grab(ctx
.bitmap
, &ctx
.nextFree
);
348 ctx
.page_table_base
= allocate_page(&ctx
);
349 gHibTramp
.ttbr1
= ctx
.page_table_base
;
351 uint64_t first_seg_start
= 0, last_seg_end
= 0, hib_text_end
= 0;
352 for (size_t i
= 0; i
< NUM_HIBSEGINFO_SEGMENTS
; i
++) {
353 uint64_t size
= ptoa_64(seg_info
->segments
[i
].pageCount
);
355 uint64_t seg_start
= ptoa_64(seg_info
->segments
[i
].physPage
);
356 uint64_t seg_end
= seg_start
+ size
;
357 uint32_t protection
= seg_info
->segments
[i
].protection
;
358 if (protection
!= VM_PROT_NONE
) {
359 // make sure the segment is in bounds
360 HIB_ASSERT(seg_start
>= phys_start
);
361 HIB_ASSERT(seg_end
<= phys_end
);
363 if (!first_seg_start
) {
364 first_seg_start
= seg_start
;
367 // map the "hole" as RW
368 map_range_start_end(&ctx
, last_seg_end
, seg_start
, mem_slide
, MAP_RW
);
370 // map the segments described in machine_header at their original locations
371 bool executable
= (protection
& VM_PROT_EXECUTE
);
372 bool writeable
= (protection
& VM_PROT_WRITE
);
373 uint64_t map_flags
= executable
? MAP_RX
: writeable
? MAP_RW
: MAP_RO
;
374 map_range_start_end(&ctx
, seg_start
, seg_end
, gHibernateGlobals
.kernelSlide
, map_flags
);
375 last_seg_end
= seg_end
;
377 if (seg_info
->segments
[i
].physPage
== header
->restore1CodePhysPage
) {
378 // this is the hibtext segment, so remember where it ends
379 hib_text_end
= seg_end
;
383 // map the rest of kernel memory (the pages that come before and after our segments) as RW
384 map_range_start_end(&ctx
, phys_start
, first_seg_start
, mem_slide
, MAP_RW
);
385 map_range_start_end(&ctx
, last_seg_end
, phys_end
, mem_slide
, MAP_RW
);
387 // map all of the remaining banks that we didn't already deal with
388 iterate_bitmaps(&ctx
, ^bool (const hibernate_bitmap_t
*bank_bitmap
) {
389 uint64_t bank_start
= ptoa_64(bank_bitmap
->first_page
);
390 uint64_t bank_end
= ptoa_64(bank_bitmap
->last_page
) + PAGE_SIZE
;
391 if (bank_start
== phys_start
) {
392 // skip this bank since we already covered it above
395 map_range_start_end(&ctx
, bank_start
, bank_end
, mem_slide
, MAP_RW
);
401 ctx
.page_table_base
= allocate_page(&ctx
);
402 gHibTramp
.ttbr0
= ctx
.page_table_base
;
404 // map hib text P=V so that we can still execute at its physical address
405 map_range_start_end(&ctx
, hib_text_start
, hib_text_end
, 0, MAP_RX
);
407 // map the hib image P=V, RW
408 uint64_t image_start
= trunc_page(header_phys
);
409 uint64_t image_end
= round_page(header_phys
+ header
->image1Size
);
410 map_range_start_end(&ctx
, image_start
, image_end
, 0, MAP_RW
);
412 // map the handoff pages P=V, RO
413 image_start
= ptoa_64(header
->handoffPages
);
414 image_end
= image_start
+ ptoa_64(header
->handoffPageCount
);
415 map_range_start_end(&ctx
, image_start
, image_end
, 0, MAP_RO
);
417 // map some device register pages
418 if (gHibernateGlobals
.dockChannelRegBase
) {
419 #define dockchannel_uart_base gHibernateGlobals.dockChannelRegBase
420 vm_address_t dockChannelRegBase
= trunc_page(&rDOCKCHANNELS_DEV_WSTAT(DOCKCHANNEL_UART_CHANNEL
));
421 map_register_page(&ctx
, dockChannelRegBase
);
423 map_register_page(&ctx
, gHibernateGlobals
.hibUartRegBase
);
424 map_register_page(&ctx
, gHibernateGlobals
.hmacRegBase
);
426 gHibTramp
.memSlide
= mem_slide
;