]>
git.saurik.com Git - apple/xnu.git/blob - osfmk/i386/proc_reg.h
c2d2a28bc80ccd77430e3ec304b51bc3e7d293c0
2 * Copyright (c) 2000-2005 Apple Computer, Inc. All rights reserved.
4 * @APPLE_LICENSE_OSREFERENCE_HEADER_START@
6 * This file contains Original Code and/or Modifications of Original Code
7 * as defined in and that are subject to the Apple Public Source License
8 * Version 2.0 (the 'License'). You may not use this file except in
9 * compliance with the License. The rights granted to you under the
10 * License may not be used to create, or enable the creation or
11 * redistribution of, unlawful or unlicensed copies of an Apple operating
12 * system, or to circumvent, violate, or enable the circumvention or
13 * violation of, any terms of an Apple operating system software license
16 * Please obtain a copy of the License at
17 * http://www.opensource.apple.com/apsl/ and read it before using this
20 * The Original Code and all software distributed under the License are
21 * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
22 * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
23 * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
25 * Please see the License for the specific language governing rights and
26 * limitations under the License.
28 * @APPLE_LICENSE_OSREFERENCE_HEADER_END@
35 * Mach Operating System
36 * Copyright (c) 1991,1990 Carnegie Mellon University
37 * All Rights Reserved.
39 * Permission to use, copy, modify and distribute this software and its
40 * documentation is hereby granted, provided that both the copyright
41 * notice and this permission notice appear in all copies of the
42 * software, derivative works or modified versions, and any portions
43 * thereof, and that both notices appear in supporting documentation.
45 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
46 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
47 * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
49 * Carnegie Mellon requests users of this software to return to
51 * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
52 * School of Computer Science
53 * Carnegie Mellon University
54 * Pittsburgh PA 15213-3890
56 * any improvements or extensions that they make and grant Carnegie Mellon
57 * the rights to redistribute these changes.
64 * Processor registers for i386 and i486.
66 #ifndef _I386_PROC_REG_H_
67 #define _I386_PROC_REG_H_
70 * Model Specific Registers
72 #define MSR_P5_TSC 0x10 /* Time Stamp Register */
73 #define MSR_P5_CESR 0x11 /* Control and Event Select Register */
74 #define MSR_P5_CTR0 0x12 /* Counter #0 */
75 #define MSR_P5_CTR1 0x13 /* Counter #1 */
77 #define MSR_P5_CESR_PC 0x0200 /* Pin Control */
78 #define MSR_P5_CESR_CC 0x01C0 /* Counter Control mask */
79 #define MSR_P5_CESR_ES 0x003F /* Event Control mask */
81 #define MSR_P5_CESR_SHIFT 16 /* Shift to get Counter 1 */
82 #define MSR_P5_CESR_MASK (MSR_P5_CESR_PC|\
84 MSR_P5_CESR_ES) /* Mask Counter */
86 #define MSR_P5_CESR_CC_CLOCK 0x0100 /* Clock Counting (otherwise Event) */
87 #define MSR_P5_CESR_CC_DISABLE 0x0000 /* Disable counter */
88 #define MSR_P5_CESR_CC_CPL012 0x0040 /* Count if the CPL == 0, 1, 2 */
89 #define MSR_P5_CESR_CC_CPL3 0x0080 /* Count if the CPL == 3 */
90 #define MSR_P5_CESR_CC_CPL 0x00C0 /* Count regardless of the CPL */
92 #define MSR_P5_CESR_ES_DATA_READ 0x000000 /* Data Read */
93 #define MSR_P5_CESR_ES_DATA_WRITE 0x000001 /* Data Write */
94 #define MSR_P5_CESR_ES_DATA_RW 0x101000 /* Data Read or Write */
95 #define MSR_P5_CESR_ES_DATA_TLB_MISS 0x000010 /* Data TLB Miss */
96 #define MSR_P5_CESR_ES_DATA_READ_MISS 0x000011 /* Data Read Miss */
97 #define MSR_P5_CESR_ES_DATA_WRITE_MISS 0x000100 /* Data Write Miss */
98 #define MSR_P5_CESR_ES_DATA_RW_MISS 0x101001 /* Data Read or Write Miss */
99 #define MSR_P5_CESR_ES_HIT_EM 0x000101 /* Write (hit) to M|E state */
100 #define MSR_P5_CESR_ES_DATA_CACHE_WB 0x000110 /* Cache lines written back */
101 #define MSR_P5_CESR_ES_EXTERNAL_SNOOP 0x000111 /* External Snoop */
102 #define MSR_P5_CESR_ES_CACHE_SNOOP_HIT 0x001000 /* Data cache snoop hits */
103 #define MSR_P5_CESR_ES_MEM_ACCESS_PIPE 0x001001 /* Mem. access in both pipes */
104 #define MSR_P5_CESR_ES_BANK_CONFLICTS 0x001010 /* Bank conflicts */
105 #define MSR_P5_CESR_ES_MISALIGNED 0x001011 /* Misaligned Memory or I/O */
106 #define MSR_P5_CESR_ES_CODE_READ 0x001100 /* Code Read */
107 #define MSR_P5_CESR_ES_CODE_TLB_MISS 0x001101 /* Code TLB miss */
108 #define MSR_P5_CESR_ES_CODE_CACHE_MISS 0x001110 /* Code Cache miss */
109 #define MSR_P5_CESR_ES_SEGMENT_LOADED 0x001111 /* Any segment reg. loaded */
110 #define MSR_P5_CESR_ES_BRANCHE 0x010010 /* Branches */
111 #define MSR_P5_CESR_ES_BTB_HIT 0x010011 /* BTB Hits */
112 #define MSR_P5_CESR_ES_BRANCHE_BTB 0x010100 /* Taken branch or BTB Hit */
113 #define MSR_P5_CESR_ES_PIPELINE_FLUSH 0x010101 /* Pipeline Flushes */
114 #define MSR_P5_CESR_ES_INSTRUCTION 0x010110 /* Instruction executed */
115 #define MSR_P5_CESR_ES_INSTRUCTION_V 0x010111 /* Inst. executed (v-pipe) */
116 #define MSR_P5_CESR_ES_BUS_CYCLE 0x011000 /* Clocks while bus cycle */
117 #define MSR_P5_CESR_ES_FULL_WRITE_BUF 0x011001 /* Clocks while full wrt buf. */
118 #define MSR_P5_CESR_ES_DATA_MEM_READ 0x011010 /* Pipeline waiting for read */
119 #define MSR_P5_CESR_ES_WRITE_EM 0x011011 /* Stall on write E|M state */
120 #define MSR_P5_CESR_ES_LOCKED_CYCLE 0x011100 /* Locked bus cycles */
121 #define MSR_P5_CESR_ES_IO_CYCLE 0x011101 /* I/O Read or Write cycles */
122 #define MSR_P5_CESR_ES_NON_CACHEABLE 0x011110 /* Non-cacheable Mem. read */
123 #define MSR_P5_CESR_ES_AGI 0x011111 /* Stall because of AGI */
124 #define MSR_P5_CESR_ES_FLOP 0x100010 /* Floating Point operations */
125 #define MSR_P5_CESR_ES_BREAK_DR0 0x100011 /* Breakpoint matches on DR0 */
126 #define MSR_P5_CESR_ES_BREAK_DR1 0x100100 /* Breakpoint matches on DR1 */
127 #define MSR_P5_CESR_ES_BREAK_DR2 0x100101 /* Breakpoint matches on DR2 */
128 #define MSR_P5_CESR_ES_BREAK_DR3 0x100110 /* Breakpoint matches on DR3 */
129 #define MSR_P5_CESR_ES_HARDWARE_IT 0x100111 /* Hardware interrupts */
134 #define CR0_PG 0x80000000 /* Enable paging */
135 #define CR0_CD 0x40000000 /* i486: Cache disable */
136 #define CR0_NW 0x20000000 /* i486: No write-through */
137 #define CR0_AM 0x00040000 /* i486: Alignment check mask */
138 #define CR0_WP 0x00010000 /* i486: Write-protect kernel access */
139 #define CR0_NE 0x00000020 /* i486: Handle numeric exceptions */
140 #define CR0_ET 0x00000010 /* Extension type is 80387 */
142 #define CR0_TS 0x00000008 /* Task switch */
143 #define CR0_EM 0x00000004 /* Emulate coprocessor */
144 #define CR0_MP 0x00000002 /* Monitor coprocessor */
145 #define CR0_PE 0x00000001 /* Enable protected mode */
150 #define CR4_FXS 0x00000200 /* SSE/SSE2 OS supports FXSave */
151 #define CR4_XMM 0x00000400 /* SSE/SSE2 instructions supported in OS */
152 #define CR4_PGE 0x00000080 /* p6: Page Global Enable */
153 #define CR4_MCE 0x00000040 /* p5: Machine Check Exceptions */
154 #define CR4_PAE 0x00000020 /* p5: Physical Address Extensions */
155 #define CR4_PSE 0x00000010 /* p5: Page Size Extensions */
156 #define CR4_DE 0x00000008 /* p5: Debugging Extensions */
157 #define CR4_TSD 0x00000004 /* p5: Time Stamp Disable */
158 #define CR4_PVI 0x00000002 /* p5: Protected-mode Virtual Interrupts */
159 #define CR4_VME 0x00000001 /* p5: Virtual-8086 Mode Extensions */
163 #include <sys/cdefs.h>
167 set_cr0(get_cr0() | CR0_TS)
169 static inline unsigned int get_cr0(void)
171 register unsigned int cr0
;
172 __asm__
volatile("mov %%cr0, %0" : "=r" (cr0
));
176 static inline void set_cr0(unsigned int value
)
178 __asm__
volatile("mov %0, %%cr0" : : "r" (value
));
181 static inline unsigned int get_cr2(void)
183 register unsigned int cr2
;
184 __asm__
volatile("mov %%cr2, %0" : "=r" (cr2
));
188 static inline unsigned int get_cr3(void)
190 register unsigned int cr3
;
191 __asm__
volatile("mov %%cr3, %0" : "=r" (cr3
));
195 static inline void set_cr3(unsigned int value
)
197 __asm__
volatile("mov %0, %%cr3" : : "r" (value
));
200 static inline uint32_t get_cr4(void)
203 __asm__
volatile("mov %%cr4, %0" : "=r" (cr4
));
207 static inline void set_cr4(uint32_t value
)
209 __asm__
volatile("mov %0, %%cr4" : : "r" (value
));
212 static inline void clear_ts(void)
214 __asm__
volatile("clts");
217 static inline unsigned short get_tr(void)
220 __asm__
volatile("str %0" : "=rm" (seg
));
224 static inline void set_tr(unsigned int seg
)
226 __asm__
volatile("ltr %0" : : "rm" ((unsigned short)(seg
)));
229 static inline unsigned short sldt(void)
232 __asm__
volatile("sldt %0" : "=rm" (seg
));
236 static inline void lldt(unsigned int seg
)
238 __asm__
volatile("lldt %0" : : "rm" ((unsigned short)(seg
)));
241 #ifdef MACH_KERNEL_PRIVATE
242 extern void flush_tlb64(void);
243 static inline void flush_tlb(void)
245 unsigned long cr3_temp
;
246 if (cpu_mode_is64bit()) {
250 __asm__
volatile("movl %%cr3, %0; movl %0, %%cr3" : "=r" (cr3_temp
) :: "memory");
252 #endif /* MACH_KERNEL_PRIVATE */
254 static inline void wbinvd(void)
256 __asm__
volatile("wbinvd");
259 static inline void invlpg(unsigned long addr
)
261 __asm__
volatile("invlpg (%0)" :: "r" (addr
) : "memory");
265 * Access to machine-specific registers (available on 586 and better only)
266 * Note: the rd* operations modify the parameters directly (without using
267 * pointer indirection), this allows gcc to optimize better
270 #define rdmsr(msr,lo,hi) \
271 __asm__ volatile("rdmsr" : "=a" (lo), "=d" (hi) : "c" (msr))
273 #define wrmsr(msr,lo,hi) \
274 __asm__ volatile("wrmsr" : : "c" (msr), "a" (lo), "d" (hi))
276 #define rdtsc(lo,hi) \
277 __asm__ volatile("rdtsc" : "=a" (lo), "=d" (hi))
279 #define write_tsc(lo,hi) wrmsr(0x10, lo, hi)
281 #define rdpmc(counter,lo,hi) \
282 __asm__ volatile("rdpmc" : "=a" (lo), "=d" (hi) : "c" (counter))
284 static inline uint64_t rdmsr64(uint32_t msr
)
287 __asm__
volatile("rdmsr" : "=A" (ret
) : "c" (msr
));
291 static inline void wrmsr64(uint32_t msr
, uint64_t val
)
293 __asm__
volatile("wrmsr" : : "c" (msr
), "A" (val
));
296 static inline uint64_t rdtsc64(void)
299 __asm__
volatile("rdtsc" : "=A" (ret
));
304 * rdmsr_carefully() returns 0 when the MSR has been read successfully,
305 * or non-zero (1) if the MSR does not exist.
306 * The implementation is in locore.s.
308 extern int rdmsr_carefully(uint32_t msr
, uint32_t *lo
, uint32_t *hi
);
312 #endif /* ASSEMBLER */
314 #define MSR_IA32_P5_MC_ADDR 0
315 #define MSR_IA32_P5_MC_TYPE 1
316 #define MSR_IA32_PLATFORM_ID 0x17
317 #define MSR_IA32_EBL_CR_POWERON 0x2a
319 #define MSR_IA32_APIC_BASE 0x1b
320 #define MSR_IA32_APIC_BASE_BSP (1<<8)
321 #define MSR_IA32_APIC_BASE_ENABLE (1<<11)
322 #define MSR_IA32_APIC_BASE_BASE (0xfffff<<12)
324 #define MSR_IA32_UCODE_WRITE 0x79
325 #define MSR_IA32_UCODE_REV 0x8b
327 #define MSR_IA32_PERFCTR0 0xc1
328 #define MSR_IA32_PERFCTR1 0xc2
330 #define MSR_PMG_CST_CONFIG_CONTROL 0xe2
332 #define MSR_IA32_BBL_CR_CTL 0x119
334 #define MSR_IA32_SYSENTER_CS 0x174
335 #define MSR_IA32_SYSENTER_ESP 0x175
336 #define MSR_IA32_SYSENTER_EIP 0x176
338 #define MSR_IA32_MCG_CAP 0x179
339 #define MSR_IA32_MCG_STATUS 0x17a
340 #define MSR_IA32_MCG_CTL 0x17b
342 #define MSR_IA32_EVNTSEL0 0x186
343 #define MSR_IA32_EVNTSEL1 0x187
345 #define MSR_IA32_PERF_STS 0x198
346 #define MSR_IA32_PERF_CTL 0x199
348 #define MSR_IA32_MISC_ENABLE 0x1a0
350 #define MSR_IA32_DEBUGCTLMSR 0x1d9
351 #define MSR_IA32_LASTBRANCHFROMIP 0x1db
352 #define MSR_IA32_LASTBRANCHTOIP 0x1dc
353 #define MSR_IA32_LASTINTFROMIP 0x1dd
354 #define MSR_IA32_LASTINTTOIP 0x1de
356 #define MSR_IA32_CR_PAT 0x277
358 #define MSR_IA32_MC0_CTL 0x400
359 #define MSR_IA32_MC0_STATUS 0x401
360 #define MSR_IA32_MC0_ADDR 0x402
361 #define MSR_IA32_MC0_MISC 0x403
363 #define MSR_IA32_MTRRCAP 0xfe
364 #define MSR_IA32_MTRR_DEF_TYPE 0x2ff
365 #define MSR_IA32_MTRR_PHYSBASE(n) (0x200 + 2*(n))
366 #define MSR_IA32_MTRR_PHYSMASK(n) (0x200 + 2*(n) + 1)
367 #define MSR_IA32_MTRR_FIX64K_00000 0x250
368 #define MSR_IA32_MTRR_FIX16K_80000 0x258
369 #define MSR_IA32_MTRR_FIX16K_A0000 0x259
370 #define MSR_IA32_MTRR_FIX4K_C0000 0x268
371 #define MSR_IA32_MTRR_FIX4K_C8000 0x269
372 #define MSR_IA32_MTRR_FIX4K_D0000 0x26a
373 #define MSR_IA32_MTRR_FIX4K_D8000 0x26b
374 #define MSR_IA32_MTRR_FIX4K_E0000 0x26c
375 #define MSR_IA32_MTRR_FIX4K_E8000 0x26d
376 #define MSR_IA32_MTRR_FIX4K_F0000 0x26e
377 #define MSR_IA32_MTRR_FIX4K_F8000 0x26f
380 #define MSR_IA32_EFER 0xC0000080
381 #define MSR_IA32_EFER_SCE 0x00000001
382 #define MSR_IA32_EFER_LME 0x00000100
383 #define MSR_IA32_EFER_LMA 0x00000400
384 #define MSR_IA32_EFER_NXE 0x00000800
386 #define MSR_IA32_STAR 0xC0000081
387 #define MSR_IA32_LSTAR 0xC0000082
388 #define MSR_IA32_CSTAR 0xC0000083
389 #define MSR_IA32_FMASK 0xC0000084
391 #define MSR_IA32_FS_BASE 0xC0000100
392 #define MSR_IA32_GS_BASE 0xC0000101
393 #define MSR_IA32_KERNEL_GS_BASE 0xC0000102
395 #endif /* _I386_PROC_REG_H_ */