]> git.saurik.com Git - apple/xnu.git/blame_incremental - osfmk/i386/i386_init.c
xnu-2422.115.4.tar.gz
[apple/xnu.git] / osfmk / i386 / i386_init.c
... / ...
CommitLineData
1/*
2 * Copyright (c) 2003-2012 Apple Inc. All rights reserved.
3 *
4 * @APPLE_OSREFERENCE_LICENSE_HEADER_START@
5 *
6 * This file contains Original Code and/or Modifications of Original Code
7 * as defined in and that are subject to the Apple Public Source License
8 * Version 2.0 (the 'License'). You may not use this file except in
9 * compliance with the License. The rights granted to you under the License
10 * may not be used to create, or enable the creation or redistribution of,
11 * unlawful or unlicensed copies of an Apple operating system, or to
12 * circumvent, violate, or enable the circumvention or violation of, any
13 * terms of an Apple operating system software license agreement.
14 *
15 * Please obtain a copy of the License at
16 * http://www.opensource.apple.com/apsl/ and read it before using this file.
17 *
18 * The Original Code and all software distributed under the License are
19 * distributed on an 'AS IS' basis, WITHOUT WARRANTY OF ANY KIND, EITHER
20 * EXPRESS OR IMPLIED, AND APPLE HEREBY DISCLAIMS ALL SUCH WARRANTIES,
21 * INCLUDING WITHOUT LIMITATION, ANY WARRANTIES OF MERCHANTABILITY,
22 * FITNESS FOR A PARTICULAR PURPOSE, QUIET ENJOYMENT OR NON-INFRINGEMENT.
23 * Please see the License for the specific language governing rights and
24 * limitations under the License.
25 *
26 * @APPLE_OSREFERENCE_LICENSE_HEADER_END@
27 */
28/*
29 * @OSF_COPYRIGHT@
30 */
31/*
32 * Mach Operating System
33 * Copyright (c) 1991,1990,1989, 1988 Carnegie Mellon University
34 * All Rights Reserved.
35 *
36 * Permission to use, copy, modify and distribute this software and its
37 * documentation is hereby granted, provided that both the copyright
38 * notice and this permission notice appear in all copies of the
39 * software, derivative works or modified versions, and any portions
40 * thereof, and that both notices appear in supporting documentation.
41 *
42 * CARNEGIE MELLON ALLOWS FREE USE OF THIS SOFTWARE IN ITS "AS IS"
43 * CONDITION. CARNEGIE MELLON DISCLAIMS ANY LIABILITY OF ANY KIND FOR
44 * ANY DAMAGES WHATSOEVER RESULTING FROM THE USE OF THIS SOFTWARE.
45 *
46 * Carnegie Mellon requests users of this software to return to
47 *
48 * Software Distribution Coordinator or Software.Distribution@CS.CMU.EDU
49 * School of Computer Science
50 * Carnegie Mellon University
51 * Pittsburgh PA 15213-3890
52 *
53 * any improvements or extensions that they make and grant Carnegie Mellon
54 * the rights to redistribute these changes.
55 */
56
57#include <platforms.h>
58
59#include <mach/i386/vm_param.h>
60
61#include <string.h>
62#include <mach/vm_param.h>
63#include <mach/vm_prot.h>
64#include <mach/machine.h>
65#include <mach/time_value.h>
66#include <kern/spl.h>
67#include <kern/assert.h>
68#include <kern/debug.h>
69#include <kern/misc_protos.h>
70#include <kern/startup.h>
71#include <kern/clock.h>
72#include <kern/pms.h>
73#include <kern/xpr.h>
74#include <kern/cpu_data.h>
75#include <kern/processor.h>
76#include <console/serial_protos.h>
77#include <vm/vm_page.h>
78#include <vm/pmap.h>
79#include <vm/vm_kern.h>
80#include <machine/pal_routines.h>
81#include <i386/fpu.h>
82#include <i386/pmap.h>
83#include <i386/misc_protos.h>
84#include <i386/cpu_threads.h>
85#include <i386/cpuid.h>
86#include <i386/lapic.h>
87#include <i386/mp.h>
88#include <i386/mp_desc.h>
89#if CONFIG_MTRR
90#include <i386/mtrr.h>
91#endif
92#include <i386/machine_routines.h>
93#if CONFIG_MCA
94#include <i386/machine_check.h>
95#endif
96#include <i386/ucode.h>
97#include <i386/postcode.h>
98#include <i386/Diagnostics.h>
99#include <i386/pmCPU.h>
100#include <i386/tsc.h>
101#include <i386/locks.h> /* LcksOpts */
102#if DEBUG
103#include <machine/pal_routines.h>
104#endif
105#if DEBUG
106#define DBG(x...) kprintf(x)
107#else
108#define DBG(x...)
109#endif
110
111int debug_task;
112
113static boot_args *kernelBootArgs;
114
115extern int disableConsoleOutput;
116extern const char version[];
117extern const char version_variant[];
118extern int nx_enabled;
119
120uint64_t physmap_base, physmap_max;
121
122pd_entry_t *KPTphys;
123pd_entry_t *IdlePTD;
124pdpt_entry_t *IdlePDPT;
125pml4_entry_t *IdlePML4;
126
127char *physfree;
128
129/*
130 * Note: ALLOCPAGES() can only be used safely within Idle_PTs_init()
131 * due to the mutation of physfree.
132 */
133static void *
134ALLOCPAGES(int npages)
135{
136 uintptr_t tmp = (uintptr_t)physfree;
137 bzero(physfree, npages * PAGE_SIZE);
138 physfree += npages * PAGE_SIZE;
139 tmp += VM_MIN_KERNEL_ADDRESS & ~LOW_4GB_MASK;
140 return (void *)tmp;
141}
142
143static void
144fillkpt(pt_entry_t *base, int prot, uintptr_t src, int index, int count)
145{
146 int i;
147 for (i=0; i<count; i++) {
148 base[index] = src | prot | INTEL_PTE_VALID;
149 src += PAGE_SIZE;
150 index++;
151 }
152}
153
154extern pmap_paddr_t first_avail;
155
156int break_kprintf = 0;
157
158uint64_t
159x86_64_pre_sleep(void)
160{
161 IdlePML4[0] = IdlePML4[KERNEL_PML4_INDEX];
162 uint64_t oldcr3 = get_cr3_raw();
163 set_cr3_raw((uint32_t) (uintptr_t)ID_MAP_VTOP(IdlePML4));
164 return oldcr3;
165}
166
167void
168x86_64_post_sleep(uint64_t new_cr3)
169{
170 IdlePML4[0] = 0;
171 set_cr3_raw((uint32_t) new_cr3);
172}
173
174
175
176
177// Set up the physical mapping - NPHYSMAP GB of memory mapped at a high address
178// NPHYSMAP is determined by the maximum supported RAM size plus 4GB to account
179// the PCI hole (which is less 4GB but not more).
180
181/* Compile-time guard: NPHYSMAP is capped to 256GiB, accounting for
182 * randomisation
183 */
184extern int maxphymapsupported[NPHYSMAP <= (PTE_PER_PAGE/2) ? 1 : -1];
185
186static void
187physmap_init(void)
188{
189 pt_entry_t *physmapL3 = ALLOCPAGES(1);
190 struct {
191 pt_entry_t entries[PTE_PER_PAGE];
192 } * physmapL2 = ALLOCPAGES(NPHYSMAP);
193
194 uint64_t i;
195 uint8_t phys_random_L3 = ml_early_random() & 0xFF;
196
197 /* We assume NX support. Mark all levels of the PHYSMAP NX
198 * to avoid granting executability via a single bit flip.
199 */
200 assert(cpuid_extfeatures() & CPUID_EXTFEATURE_XD);
201
202 for(i = 0; i < NPHYSMAP; i++) {
203 physmapL3[i + phys_random_L3] =
204 ((uintptr_t)ID_MAP_VTOP(&physmapL2[i]))
205 | INTEL_PTE_VALID
206 | INTEL_PTE_NX
207 | INTEL_PTE_WRITE;
208
209 uint64_t j;
210 for(j = 0; j < PTE_PER_PAGE; j++) {
211 physmapL2[i].entries[j] =
212 ((i * PTE_PER_PAGE + j) << PDSHIFT)
213 | INTEL_PTE_PS
214 | INTEL_PTE_VALID
215 | INTEL_PTE_NX
216 | INTEL_PTE_WRITE;
217 }
218 }
219
220 IdlePML4[KERNEL_PHYSMAP_PML4_INDEX] =
221 ((uintptr_t)ID_MAP_VTOP(physmapL3))
222 | INTEL_PTE_VALID
223 | INTEL_PTE_NX
224 | INTEL_PTE_WRITE;
225
226 physmap_base = KVADDR(KERNEL_PHYSMAP_PML4_INDEX, phys_random_L3, 0, 0);
227 physmap_max = physmap_base + NPHYSMAP * GB;
228 DBG("Physical address map base: 0x%qx\n", physmap_base);
229 DBG("Physical map idlepml4[%d]: 0x%llx\n",
230 KERNEL_PHYSMAP_PML4_INDEX, IdlePML4[KERNEL_PHYSMAP_PML4_INDEX]);
231}
232
233static void
234descriptor_alias_init()
235{
236 vm_offset_t master_gdt_phys;
237 vm_offset_t master_gdt_alias_phys;
238 vm_offset_t master_idt_phys;
239 vm_offset_t master_idt_alias_phys;
240
241 assert(((vm_offset_t)master_gdt & PAGE_MASK) == 0);
242 assert(((vm_offset_t)master_idt64 & PAGE_MASK) == 0);
243
244 master_gdt_phys = (vm_offset_t) ID_MAP_VTOP(master_gdt);
245 master_idt_phys = (vm_offset_t) ID_MAP_VTOP(master_idt64);
246 master_gdt_alias_phys = (vm_offset_t) ID_MAP_VTOP(MASTER_GDT_ALIAS);
247 master_idt_alias_phys = (vm_offset_t) ID_MAP_VTOP(MASTER_IDT_ALIAS);
248
249 DBG("master_gdt_phys: %p\n", (void *) master_gdt_phys);
250 DBG("master_idt_phys: %p\n", (void *) master_idt_phys);
251 DBG("master_gdt_alias_phys: %p\n", (void *) master_gdt_alias_phys);
252 DBG("master_idt_alias_phys: %p\n", (void *) master_idt_alias_phys);
253
254 KPTphys[atop_kernel(master_gdt_alias_phys)] = master_gdt_phys |
255 INTEL_PTE_VALID | INTEL_PTE_NX | INTEL_PTE_WRITE;
256 KPTphys[atop_kernel(master_idt_alias_phys)] = master_idt_phys |
257 INTEL_PTE_VALID | INTEL_PTE_NX; /* read-only */
258}
259
260static void
261Idle_PTs_init(void)
262{
263 /* Allocate the "idle" kernel page tables: */
264 KPTphys = ALLOCPAGES(NKPT); /* level 1 */
265 IdlePTD = ALLOCPAGES(NPGPTD); /* level 2 */
266 IdlePDPT = ALLOCPAGES(1); /* level 3 */
267 IdlePML4 = ALLOCPAGES(1); /* level 4 */
268
269 // Fill the lowest level with everything up to physfree
270 fillkpt(KPTphys,
271 INTEL_PTE_WRITE, 0, 0, (int)(((uintptr_t)physfree) >> PAGE_SHIFT));
272
273 /* IdlePTD */
274 fillkpt(IdlePTD,
275 INTEL_PTE_WRITE, (uintptr_t)ID_MAP_VTOP(KPTphys), 0, NKPT);
276
277 // IdlePDPT entries
278 fillkpt(IdlePDPT,
279 INTEL_PTE_WRITE, (uintptr_t)ID_MAP_VTOP(IdlePTD), 0, NPGPTD);
280
281 // IdlePML4 single entry for kernel space.
282 fillkpt(IdlePML4 + KERNEL_PML4_INDEX,
283 INTEL_PTE_WRITE, (uintptr_t)ID_MAP_VTOP(IdlePDPT), 0, 1);
284
285 postcode(VSTART_PHYSMAP_INIT);
286
287 physmap_init();
288
289 postcode(VSTART_DESC_ALIAS_INIT);
290
291 descriptor_alias_init();
292
293 postcode(VSTART_SET_CR3);
294
295 // Switch to the page tables..
296 set_cr3_raw((uintptr_t)ID_MAP_VTOP(IdlePML4));
297
298}
299
300
301/*
302 * vstart() is called in the natural mode (64bit for K64, 32 for K32)
303 * on a set of bootstrap pagetables which use large, 2MB pages to map
304 * all of physical memory in both. See idle_pt.c for details.
305 *
306 * In K64 this identity mapping is mirrored the top and bottom 512GB
307 * slots of PML4.
308 *
309 * The bootstrap processor called with argument boot_args_start pointing to
310 * the boot-args block. The kernel's (4K page) page tables are allocated and
311 * initialized before switching to these.
312 *
313 * Non-bootstrap processors are called with argument boot_args_start NULL.
314 * These processors switch immediately to the existing kernel page tables.
315 */
316void
317vstart(vm_offset_t boot_args_start)
318{
319 boolean_t is_boot_cpu = !(boot_args_start == 0);
320 int cpu;
321 uint32_t lphysfree;
322
323 postcode(VSTART_ENTRY);
324
325 if (is_boot_cpu) {
326 /*
327 * Get startup parameters.
328 */
329 kernelBootArgs = (boot_args *)boot_args_start;
330 lphysfree = kernelBootArgs->kaddr + kernelBootArgs->ksize;
331 physfree = (void *)(uintptr_t)((lphysfree + PAGE_SIZE - 1) &~ (PAGE_SIZE - 1));
332#if DEBUG
333 pal_serial_init();
334#endif
335 DBG("revision 0x%x\n", kernelBootArgs->Revision);
336 DBG("version 0x%x\n", kernelBootArgs->Version);
337 DBG("command line %s\n", kernelBootArgs->CommandLine);
338 DBG("memory map 0x%x\n", kernelBootArgs->MemoryMap);
339 DBG("memory map sz 0x%x\n", kernelBootArgs->MemoryMapSize);
340 DBG("kaddr 0x%x\n", kernelBootArgs->kaddr);
341 DBG("ksize 0x%x\n", kernelBootArgs->ksize);
342 DBG("physfree %p\n", physfree);
343 DBG("bootargs: %p, &ksize: %p &kaddr: %p\n",
344 kernelBootArgs,
345 &kernelBootArgs->ksize,
346 &kernelBootArgs->kaddr);
347
348 postcode(VSTART_IDLE_PTS_INIT);
349
350 Idle_PTs_init();
351
352 first_avail = (vm_offset_t)ID_MAP_VTOP(physfree);
353
354 cpu = 0;
355 cpu_data_alloc(TRUE);
356
357
358 /*
359 * Setup boot args given the physical start address.
360 */
361 kernelBootArgs = (boot_args *)
362 ml_static_ptovirt(boot_args_start);
363 DBG("i386_init(0x%lx) kernelBootArgs=%p\n",
364 (unsigned long)boot_args_start, kernelBootArgs);
365
366 PE_init_platform(FALSE, kernelBootArgs);
367 postcode(PE_INIT_PLATFORM_D);
368 } else {
369 /* Switch to kernel's page tables (from the Boot PTs) */
370 set_cr3_raw((uintptr_t)ID_MAP_VTOP(IdlePML4));
371 /* Find our logical cpu number */
372 cpu = lapic_to_cpu[(LAPIC_READ(ID)>>LAPIC_ID_SHIFT) & LAPIC_ID_MASK];
373 DBG("CPU: %d, GSBASE initial value: 0x%llx\n", cpu, rdmsr64(MSR_IA32_GS_BASE));
374 }
375
376 postcode(VSTART_CPU_DESC_INIT);
377 if(is_boot_cpu)
378 cpu_desc_init64(cpu_datap(cpu));
379 cpu_desc_load64(cpu_datap(cpu));
380 postcode(VSTART_CPU_MODE_INIT);
381 if (is_boot_cpu)
382 cpu_mode_init(current_cpu_datap()); /* cpu_mode_init() will be
383 * invoked on the APs
384 * via i386_init_slave()
385 */
386 postcode(VSTART_EXIT);
387 x86_init_wrapper(is_boot_cpu ? (uintptr_t) i386_init
388 : (uintptr_t) i386_init_slave,
389 cpu_datap(cpu)->cpu_int_stack_top);
390}
391
392/*
393 * Cpu initialization. Running virtual, but without MACH VM
394 * set up.
395 */
396void
397i386_init(void)
398{
399 unsigned int maxmem;
400 uint64_t maxmemtouse;
401 unsigned int cpus = 0;
402 boolean_t fidn;
403 boolean_t IA32e = TRUE;
404
405 postcode(I386_INIT_ENTRY);
406
407 pal_i386_init();
408
409#if CONFIG_MCA
410 /* Initialize machine-check handling */
411 mca_cpu_init();
412#endif
413
414 master_cpu = 0;
415 cpu_init();
416
417 postcode(CPU_INIT_D);
418
419 printf_init(); /* Init this in case we need debugger */
420 panic_init(); /* Init this in case we need debugger */
421
422 /* setup debugging output if one has been chosen */
423 PE_init_kprintf(FALSE);
424
425 kernel_early_bootstrap();
426
427 if (!PE_parse_boot_argn("diag", &dgWork.dgFlags, sizeof (dgWork.dgFlags)))
428 dgWork.dgFlags = 0;
429
430 serialmode = 0;
431 if(PE_parse_boot_argn("serial", &serialmode, sizeof (serialmode))) {
432 /* We want a serial keyboard and/or console */
433 kprintf("Serial mode specified: %08X\n", serialmode);
434 }
435 if(serialmode & 1) {
436 (void)switch_to_serial_console();
437 disableConsoleOutput = FALSE; /* Allow printfs to happen */
438 }
439
440 /* setup console output */
441 PE_init_printf(FALSE);
442
443 kprintf("version_variant = %s\n", version_variant);
444 kprintf("version = %s\n", version);
445
446 if (!PE_parse_boot_argn("maxmem", &maxmem, sizeof (maxmem)))
447 maxmemtouse = 0;
448 else
449 maxmemtouse = ((uint64_t)maxmem) * MB;
450
451 if (PE_parse_boot_argn("cpus", &cpus, sizeof (cpus))) {
452 if ((0 < cpus) && (cpus < max_ncpus))
453 max_ncpus = cpus;
454 }
455
456 /*
457 * debug support for > 4G systems
458 */
459 if (!PE_parse_boot_argn("himemory_mode", &vm_himemory_mode, sizeof (vm_himemory_mode)))
460 vm_himemory_mode = 0;
461
462 if (!PE_parse_boot_argn("immediate_NMI", &fidn, sizeof (fidn)))
463 force_immediate_debugger_NMI = FALSE;
464 else
465 force_immediate_debugger_NMI = fidn;
466
467#if DEBUG
468 nanoseconds_to_absolutetime(URGENCY_NOTIFICATION_ASSERT_NS, &urgency_notification_assert_abstime_threshold);
469#endif
470 PE_parse_boot_argn("urgency_notification_abstime",
471 &urgency_notification_assert_abstime_threshold,
472 sizeof(urgency_notification_assert_abstime_threshold));
473
474 if (!(cpuid_extfeatures() & CPUID_EXTFEATURE_XD))
475 nx_enabled = 0;
476
477 /*
478 * VM initialization, after this we're using page tables...
479 * The maximum number of cpus must be set beforehand.
480 */
481 i386_vm_init(maxmemtouse, IA32e, kernelBootArgs);
482
483 /* create the console for verbose or pretty mode */
484 /* Note: doing this prior to tsc_init() allows for graceful panic! */
485 PE_init_platform(TRUE, kernelBootArgs);
486 PE_create_console();
487
488 tsc_init();
489 power_management_init();
490 processor_bootstrap();
491 thread_bootstrap();
492
493 machine_startup();
494}
495
496static void
497do_init_slave(boolean_t fast_restart)
498{
499 void *init_param = FULL_SLAVE_INIT;
500
501 postcode(I386_INIT_SLAVE);
502
503 if (!fast_restart) {
504 /* Ensure that caching and write-through are enabled */
505 set_cr0(get_cr0() & ~(CR0_NW|CR0_CD));
506
507 DBG("i386_init_slave() CPU%d: phys (%d) active.\n",
508 get_cpu_number(), get_cpu_phys_number());
509
510 assert(!ml_get_interrupts_enabled());
511
512 cpu_mode_init(current_cpu_datap());
513 pmap_cpu_init();
514
515#if CONFIG_MCA
516 mca_cpu_init();
517#endif
518
519 LAPIC_INIT();
520 lapic_configure();
521 LAPIC_DUMP();
522 LAPIC_CPU_MAP_DUMP();
523
524 init_fpu();
525
526#if CONFIG_MTRR
527 mtrr_update_cpu();
528#endif
529 /* update CPU microcode */
530 ucode_update_wake();
531 } else
532 init_param = FAST_SLAVE_INIT;
533
534#if CONFIG_VMX
535 /* resume VT operation */
536 vmx_resume();
537#endif
538
539#if CONFIG_MTRR
540 if (!fast_restart)
541 pat_init();
542#endif
543
544 cpu_thread_init(); /* not strictly necessary */
545
546 cpu_init(); /* Sets cpu_running which starter cpu waits for */
547 slave_main(init_param);
548
549 panic("do_init_slave() returned from slave_main()");
550}
551
552/*
553 * i386_init_slave() is called from pstart.
554 * We're in the cpu's interrupt stack with interrupts disabled.
555 * At this point we are in legacy mode. We need to switch on IA32e
556 * if the mode is set to 64-bits.
557 */
558void
559i386_init_slave(void)
560{
561 do_init_slave(FALSE);
562}
563
564/*
565 * i386_init_slave_fast() is called from pmCPUHalt.
566 * We're running on the idle thread and need to fix up
567 * some accounting and get it so that the scheduler sees this
568 * CPU again.
569 */
570void
571i386_init_slave_fast(void)
572{
573 do_init_slave(TRUE);
574}
575
576